计算机研究与发展
計算機研究與髮展
계산궤연구여발전
JOURNAL OF COMPUTER RESEARCH AND DEVELOPMENT
2009年
z1期
360-364
,共5页
系统芯片%片上通信%多目标演化算法%总线配置空间%事务级仿真
繫統芯片%片上通信%多目標縯化算法%總線配置空間%事務級倣真
계통심편%편상통신%다목표연화산법%총선배치공간%사무급방진
system on chip%on-chip-communication%evolutionary multi-objective optimization algorithm%bus configuration space%transaction level simulation
SoC中各IP核之间的互连结构是决定片上系统性能的关键因素.近年来,片上互连通信结构的配置与优化成为SoC通信综合的研究重点和热点,而已有方法优化SoC互连通信结构的仿真速度较慢,支持设计自动化的能力较差,使用的单目标优化算法无法解决多个性能目标之间的冲突.针对以上不足提出了吞吐量和延时约束下的片上互连通信结构的自动配置与优化的方法,该方法提出了片上总线互连通信结构模板,使用事务级通信仿真和多目标演化算法,探索吞吐量和延时约束下的多目标Pareto空间.与已有的先进Srinivasan方法相比,该方法的吞吐量提高10%,传输延迟降低17%,有效提高了SoC互连通信结构的优化质量.
SoC中各IP覈之間的互連結構是決定片上繫統性能的關鍵因素.近年來,片上互連通信結構的配置與優化成為SoC通信綜閤的研究重點和熱點,而已有方法優化SoC互連通信結構的倣真速度較慢,支持設計自動化的能力較差,使用的單目標優化算法無法解決多箇性能目標之間的遲突.針對以上不足提齣瞭吞吐量和延時約束下的片上互連通信結構的自動配置與優化的方法,該方法提齣瞭片上總線互連通信結構模闆,使用事務級通信倣真和多目標縯化算法,探索吞吐量和延時約束下的多目標Pareto空間.與已有的先進Srinivasan方法相比,該方法的吞吐量提高10%,傳輸延遲降低17%,有效提高瞭SoC互連通信結構的優化質量.
SoC중각IP핵지간적호련결구시결정편상계통성능적관건인소.근년래,편상호련통신결구적배치여우화성위SoC통신종합적연구중점화열점,이이유방법우화SoC호련통신결구적방진속도교만,지지설계자동화적능력교차,사용적단목표우화산법무법해결다개성능목표지간적충돌.침대이상불족제출료탄토량화연시약속하적편상호련통신결구적자동배치여우화적방법,해방법제출료편상총선호련통신결구모판,사용사무급통신방진화다목표연화산법,탐색탄토량화연시약속하적다목표Pareto공간.여이유적선진Srinivasan방법상비,해방법적탄토량제고10%,전수연지강저17%,유효제고료SoC호련통신결구적우화질량.
The performance of SoC depends mainly on the interconnect architecture of IP cores.Recently,the configuration and optimization of on-chip-communication architectures become hot and popular,while existing methods still have some disadvantages of low simulation speed and poor design space exploration.Besides,mostly used single objective optimization cannot resolve the conflict of multiple performance objectives.An automatic Pareto space optimization approach is put forward for throughput and delay constrained on-chip-communication architectures,which uses on-chip communication architecture template,transaction level communication simulation and evolutionary multi-objective optimization algorithm to explore the Pareto space with throughput and delay constraints.Experiments show that the approach effectively improves the quality and the speed of optimizing SoC communication architecture,which improves the throughput by 10% and reduce the transfer delay by 17% compared with that of Srinivasan.