天津大学学报(英文版)
天津大學學報(英文版)
천진대학학보(영문판)
TRANSACTIONS OF TIANJIN UNIVERSITY
2004年
4期
285-290
,共6页
advanced encryption standard (AES)%encryption%decryption%feedback mode%hybrid pipelining%hardware implementation
This paper describes two single-chip--complex programmable logic devices/field programmable gate arrays(CPLD/FPGA)--implementations of the new advanced encryption standard (AES) algorithm based on the basic iteration architecture (design [A]) and the hybrid pipelining architecture (design [B]). Design [A] is an encryption-and-decryption implementation based on the basic iteration architecture. This design not only supports 128-bit, 192-bit, 256-bit keys, but saves hardware resources because of the iteration architecture and sharing technology. Design [B] is a method of the 2×2 hybrid pipelining architecture. Based on the AES interleaved mode of operation, the design successfully accomplishes the algorithm, which operates in the feedback mode (cipher block chaining). It not only guarantees security of encryption/decryption, but obtains high data throughput of 1.05 Gb/s. The two designs have been realized on Aitera's EP20k300EBC652-1 devices.