中南大学学报(英文版)
中南大學學報(英文版)
중남대학학보(영문판)
JOURNAL OF CENTRAL SOUTH UNIVERSITY OF TECHNOLOGY(ENGLISH EDITION)
2011年
1期
125-132
,共8页
one time programmable memory IP%anti fuse%hard breakdown%dual program voltage%post-program resistance
A 1 kbit antifuse one time programmable (OTP) memory IP, which is one of the non-volatile memory IPs, was designed and used for power management integrated circuits (ICs).A conventional antifuse OTP cell using a single positive program voltage (Vpp) has a problem when applying a higher voltage than the breakdown voltage of the thin gate oxides and at the same time,securing the reliability of medium voltage (VM) devices that are thick gate transistors.A new antifuse OTP cell using a dual program voltage was proposed to prevent the possibility for failures in a qualification test or the yield drop.For the newly proposed cell, a stable sensing is secured from the post-program resistances of several ten thousand ohms or below due to the voltage higher than the hard breakdown voltage applied to the terminals of the antifuse.The layout size of the designed 1 kbit anti fuse OTP memory IP with Dongbu HiTek's 0.18 μm Bipolar-CMOS-DMOS (BCD) process is 567.9 μmx205.135 μm and the post-program resistance of an antifuse is predicted to be several ten thousand ohms.