现代电子技术
現代電子技術
현대전자기술
Modern Electronics Technique
2015年
19期
94-97,101
,共5页
赵丹%李丽%贺慧勇%刘嘉文%廖文平%王燕%商梅雪%魏明生
趙丹%李麗%賀慧勇%劉嘉文%廖文平%王燕%商梅雪%魏明生
조단%리려%하혜용%류가문%료문평%왕연%상매설%위명생
频率计权%HDL代码%数字电路%FPGA仿真
頻率計權%HDL代碼%數字電路%FPGA倣真
빈솔계권%HDL대마%수자전로%FPGA방진
frequency weighting%HDL code%digital circuit%FPGA simulation
提出一种频率计权网络的数字电路实现方案,详细阐述由滤波器设计工具生成频率计权滤波器,然后采用HDL代码生成工具将其转换成可移植、可综合的能在FPGA上实现的HDL代码,分别在软件和硬件上进行仿真验证测试的过程。结果表明,设计的频率计权网络符合计权特性及允差标准,且采用此方法设计的频率计权网络简化了电路结构,操作简单,降低了功耗、成本,节省了资源,提高了效率,能快速得出信号的频率计权值。
提齣一種頻率計權網絡的數字電路實現方案,詳細闡述由濾波器設計工具生成頻率計權濾波器,然後採用HDL代碼生成工具將其轉換成可移植、可綜閤的能在FPGA上實現的HDL代碼,分彆在軟件和硬件上進行倣真驗證測試的過程。結果錶明,設計的頻率計權網絡符閤計權特性及允差標準,且採用此方法設計的頻率計權網絡簡化瞭電路結構,操作簡單,降低瞭功耗、成本,節省瞭資源,提高瞭效率,能快速得齣信號的頻率計權值。
제출일충빈솔계권망락적수자전로실현방안,상세천술유려파기설계공구생성빈솔계권려파기,연후채용HDL대마생성공구장기전환성가이식、가종합적능재FPGA상실현적HDL대마,분별재연건화경건상진행방진험증측시적과정。결과표명,설계적빈솔계권망락부합계권특성급윤차표준,차채용차방법설계적빈솔계권망락간화료전로결구,조작간단,강저료공모、성본,절성료자원,제고료효솔,능쾌속득출신호적빈솔계권치。
An implementation scheme of digital circuit for frequency weighting network is presented. The frequency weighting filter generated by the filter design tool is described in detail,which is converted into transplantable and synthesizable HDL code by using HDL code generation tool,and can be implemented on FPGA. The test process of the filter model was simulated and verified respectively by software and hardware. The test results show that the designed frequency weighting network conforms to weighting characteristic and tolerance standard,and can simplify circuit structure and operation,reduce power consumption and the cost,save resources and improve efficiency. The frequency weighting value of the signal can be obtained quickly.